Sunday, August 2, 2020

Design of Low Power Dynamic Comparator using Reversible Logic

The Performance of circuits based in CMOS transistor logic is close to reaching its limit. A new efficient system or technology is needed to provide solutions to computing and integration issue. The proposed work addresses the above circumstance by implementing the reversible logic in dynamic comparator so that the number of transistors can be reduced. The critical path is made minimal so that the routing is reduced which makes the delays negligible. Reversible computing has its applications in computer security and transaction processing and also in those areas which require high energy efficiency, speed and performance. 

by Mounica. E | Saranya. B | Shanmika. K | Balakumaran. D "Design of Low Power Dynamic Comparator using Reversible Logic" 

Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-4 | Issue-5 , August 2020, 

URL: https://www.ijtsrd.com/papers/ijtsrd32972.pdf 

Paper Url :https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32972/design-of-low-power-dynamic-comparator-using-reversible-logic/mounica-e

callforpapercommerce, ugcapprovedjournalsincommerce, commercejournal

No comments:

Post a Comment