
The InAs-source JLDGTFET with high-k (Hfo2) at 20 nm channel length provide a tremendous characteristics with high ratio , a point subthreshold swing (SS) and average SS is at room temperature. The simulation study of proposed device is done using sentaurus tools.
By Dr. Prabha Shreeraj Nair"Improving Analog Performance and Suppression of Subthreshold Swing using Hetero-Junction Less Double Gate Tunnel FETs"
Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-1 | Issue-6 , October 2017,
Paper URL: http://www.ijtsrd.com/papers/ijtsrd5780.pdf
Direct URL: http://www.ijtsrd.com/engineering/computer-engineering/5780/improving-analog-performance-and-suppression-of-subthreshold-swing-using-hetero-junction-less-double-gate-tunnel-fets/dr-prabha-shreeraj-nair
Open Access Journal, Engineering Journal
No comments:
Post a Comment